Part Number Hot Search : 
SSG4542C SSG4542C 2800A BT3904 BD45335 DFP1612 MCH2815S TC90A44P
Product Description
Full Text Search
 

To Download ISL9000AIRMGZ Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 dual ldo with low noise, very high psrr and low i q isl9000a isl9000a is a high performance dual ldo capable of sourcing 300ma current from each output . it has a low standby current and very high psrr and is stable with output capacitance of 1f to 10f with esr of up to 200m . the device integrates an individual power-on-reset (por) function for each output. the por delay for vo2 can be externally programmed by connecting a timing capacitor to the cpor pin. the por delay for vo1 is internally fixed at approximately 2ms. a reference bypass pin is also provided for connecting a noise filtering capacitor for low noise and high- psrr applications. the quiescent current is typica lly only 42a with both ldo?s enabled and active. separate enable pins control each individual ldo output. when both enable pins are low, the device is in shutdown, typically drawing less than 0.1a. several combinations of voltag e outputs are standard. output voltage options for each ldo ra nge from 1.5v to 3.3v. other output voltage options may be available upon request. features ? integrates two 300ma high performance ldos ? excellent transient respon se to large current steps ? 1.8% accuracy over all operating conditions ? excellent load regulation: < 0.1% voltage change across full range of load current ? low output noise: typically 30v rms @ 100a (1.5v) ? very high psrr: 90db @ 1khz ? extremely low quiescent current: 42a (both ldos active) ? wide input voltage capability: 2.3v to 6.5v ? low dropout voltage: typically 200mv @ 300ma ? stable with 1f to 10f ceramic capacitors ? separate enable and por pins for each ldo ? soft-start and staged turn-on to limit input current surge during enable ? current limit and overheat protection ? tiny 10 ld 3mmx3mm dfn package ? -40c to +85c operating temperature range ? pb-free (rohs compliant) applications ? pdas, cell phones and smart phones ? portable instruments, mp3 players ? handheld devices including medical handheld figure 1. typical application c1, c4, c5: 1f x5r ceramic capacitor c2: 0.1f x7r ceramic capacitor isl9000a vin en1 en2 cbyp cpor vo1 vo2 por2 por1 gnd 10 9 8 7 6 1 2 3 4 5 vin (2.3 to 6.5v) enable1 enable2 vo1 vo2 reset1 reset2 c1 c2 c3 c4 c5 c3: 0.01f x7r ceramic capacitor off on off on (200ms delay, c3 = 0.01f) (2ms delay) vo2 too low vo2 ok vo1 too low v out1 ok march 26, 2014 fn6391.2 caution: these devices are sensitive to electrostatic discharge; follow proper ic handling procedures. 1-888-intersil or 1-888-468-3774 | copyright intersil americas llc 2007, 2008, 2014. all rights reserved intersil (and design) is a trademark owned by intersil corporation or one of its subsidiaries. all other trademarks mentioned are the property of their respective owners.
isl9000a 2 fn6391.2 march 26, 2014 submit document feedback block diagram vo2 ldo error amplifier is1 1v qen1 ldo-1 ldo-2 por comparator vok1 por1 vref trim vin vo1 vo2 por2 por1 gnd en2 en1 control logic por2 delay por1 delay voltage reference generator bandgap and temperature sensor uvlo vok2 vok1 1.00v 0.94v 0.90v is1 is2 qen1 qen2 vo1 vo2 100k 100k cpor cbyp vo1 ~1.0v vok2 por2
isl9000a 3 fn6391.2 march 26, 2014 submit document feedback pin configuration isl9000a (10 ld 3x3 dfn) top view vin en1 en2 cbyp cpor vo1 vo2 por2 por1 gnd 2 3 4 1 5 9 8 7 10 6 pin descriptions pin number pin name type description 1 vin analog i/o supply voltage/ldo input: connect a 1f, x5r ceramic capacitor to gnd. 2 en1 low voltage compatible cmos input ldo-1 enable. 3 en2 low voltage compatible cmos input ldo-2 enable. 4 cbyp analog i/o reference bypass capacitor pin: optionally connect capacitor of value 0.01f to 1f between this pin and gnd to tune in the desired noise and psrr performance. 5 cpor analog i/o por2 delay setting capacitor pin: connect a capacitor between this pin and gnd to delay the por2 output release after ldo-2 output reaches 94% of its specified voltage level. (200ms delay per 0.01f). 6 gnd ground gnd is the connection to syst em ground. connect to pcb ground plane. 7por1 open drain output (1ma) open-drain por output for ldo-1 (active-low): internally connected to vo1 through 100k resistor. 8por2 open drain output (1ma) open-drain por output for ldo-2 (active-low): internally connected to vo2 through 100k resistor. 9vo2 analog i/o ldo-2 output: connect capacitor of value 1f to 10f to gnd (1f recommended). 10 vo1 analog i/o ldo-1 output: connect capacitor of value 1f to 10f to gnd (1f recommended).
isl9000a 4 fn6391.2 march 26, 2014 submit document feedback ordering information part number (notes 1, 3) part marking vo1 voltage (v) (note 2) vo2 voltage (v) (note 2) temp range (c) package (pb-free) pkg dwg. # isl9000airnnz deya 3.3 3.3 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airnjz dewa 3.3 2.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airnfz deva 3.3 2.5 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airncz deta 3.3 1.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airmnz desa 3.0 3.3 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airmmz dera 3.0 3.0 -40 to +85 10 ld 3x3 dfn l10.3x3c ISL9000AIRMGZ depa 3.0 2.7 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airllz dena 2.9 2.9 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airknz dela 2.85 3.3 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airkkz deka 2.85 2.85 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airkjz deja 2.85 2.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airkfz deha 2.85 2.5 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airkpz dema 2.85 1.85 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airkcz dega 2.85 1.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airjnz deea 2.8 3.3 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airjmz deda 2.8 3.0 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airjrz defa 2.8 2.6 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airjcz deca 2.8 1.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airjbz deba 2.8 1.5 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airgpz ddya 2.7 1.85 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airgcz ddwa 2.7 1.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airfjz ddva 2.5 2.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airfdz ddta 2.5 2.0 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airfcz ddsa 2.5 1.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airplz dfba 1.85 2.9 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airppz dfca 1.85 1.85 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000aircjz ddra 1.8 2.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airccz ddpa 1.8 1.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airblz ddna 1.5 2.9 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airbjz ddma 1.5 2.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airbcz ddla 1.5 1.8 -40 to +85 10 ld 3x3 dfn l10.3x3c isl9000airbbz ddka 1.5 1.5 -40 to +85 10 ld 3x3 dfn l10.3x3c notes: 1. add ?-t*? suffix for tape and reel. please refer to tb347 for details on reel specifications. 2. for other output voltages, contact intersil marketing. 3. these intersil pb-free plastic packaged products employ spec ial pb-free material sets, molding compounds/die attach materials , and 100% matte tin plate plus anneal (e3 termination finish , which is rohs compliant and compatible wi th both snpb and pb-free soldering opera tions). intersil pb-free products are msl classified at pb-fr ee peak reflow temperatures that meet or exceed the pb-free requirements of ipc/jed ec j std-020.
isl9000a 5 fn6391.2 march 26, 2014 submit document feedback evaluation board or dering information part number vo1 voltage (v) vo2 voltage (v) isl9000airnnz-evz 3.3 3.3 isl9000airnjz-evz 3.3 2.8 isl9000airnfz-evz 3.3 2.5 isl9000airncz-evz 3.3 1.8 isl9000airmnz-evz 3.0 3.3 isl9000airmmz-evz 3.0 3.0 ISL9000AIRMGZ-evz 3.0 2.7 isl9000airllz-evz 2.9 2.9 isl9000airknz-evz 2.85 3.3 isl9000airkkz-evz 2.85 2.85 isl9000airkjz-evz 2.85 2.8 isl9000airkfz-evz 2.85 2.5 isl9000airkpz-evz 2.85 1.85 isl9000airkcz-evz 2.85 1.8 isl9000airjnz-evz 2.8 3.3 isl9000airjmz-evz 2.8 3.0 isl9000airjrz-evz 2.8 2.6 isl9000airjcz-evz 2.8 1.8 isl9000airjbz-evz 2.8 1.5 isl9000airgpz-evz 2.7 1.85 isl9000airgcz-evz 2.7 1.8 isl9000airfjz-evz 2.5 2.8 isl9000airfdz-evz 2.5 2.0 isl9000airfcz-evz 2.5 1.8 isl9000airplz-evz 1.85 2.9 isl9000airppz-evz 1.85 1.85 isl9000airppz-evz 1.8 2.8 isl9000airccz-evz 1.8 1.8 isl9000airblz-evz 1.5 2.9 isl9000airbjz-evz 1.5 2.8 isl9000airbcz-evz 1.5 1.8 isl9000airbbz-evz 1.5 1.5
isl9000a 6 fn6391.2 march 26, 2014 submit document feedback absolute maximum rating s thermal information supply voltage (vin) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .+7.1v vo1, vo2 pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +3.6v all other pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 to (vin + 0.3)v recommended operating conditions ambient temperature range (t a ) . . . . . . . . . . . . . . . . . . . . -40c to +85c supply voltage (vin) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.3v to 6.5v thermal resistance (notes 4, 5) ja (c/w) jc (c/w) 10 ld 3x3 dfn package . . . . . . . . . . . . . . . 52.8 11 junction temperature range . . . . . . . . . . . . . . . . . . . . . . .-40c to +125c operating temperature range . . . . . . . . . . . . . . . . . . . . . . -40c to +85c storage temperature range. . . . . . . . . . . . . . . . . . . . . . . .-65c to +150c pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see link below http://www.intersil.com/ pbfree/pb-freereflow.asp caution: do not operate at or near the maximum ratings listed for extended periods of time. exposure to such conditions may adv ersely impact product reliability and result in failures not covered by warranty. notes: 4. ja is measured in free air with the componen t mounted on a high effective thermal conduc tivity test board with ?direct attach? fe atures. see tech brief tb379 . 5. for jc , the ?case temp? location is the center of the exposed metal pad on the package underside. electrical specifications unless otherwise noted, all parameters are guaranteed over the operational supply voltage and temperature range of the device as follows: t a = -40c to +85c; vin = (v o + 0.5v) to 6.5v with a minimum vin of 2.3v; c in = 1f; c o = 1f; c byp = 0.01f; c por = 0.01f. boldface limits apply over the operating temperature range, -40c to +85c. parameter symbol test conditions min (note 8) typ max (note 8) units dc characteristics supply voltage vin 2.3 6.5 v ground current quiescent condition: i o1 = 0a; i o2 = 0a i dd1 one ldo active 25 32 a i dd2 both ldo active 42 52 a shutdown current i dds @ +25c 0.1 1.0 a uvlo threshold v uv+ 1.9 2.1 2.3 v v uv- 1.6 1.8 2.0 v regulation voltage accuracy initial accuracy at vin = v o + 0.5v, i o = 10ma, t j = +25c -0.7 +0.7 % vin = v o + 0.5v to 5.5v, i o = 10a to 300ma, t j = +25c -0.8 +0.8 % vin = v o + 0.5v to 5.5v, i o = 10a to 300ma, t j = -40c to +125c -1.8 +1.8 % maximum output current i max continuous 300 ma internal current limit i lim 350 475 600 ma dropout voltage (note 7) v do1 i o = 300ma; v o < 2.5v 300 500 mv v do2 i o = 300ma; 2.5v v o 2.8v 250 400 mv v do3 i o = 300ma; v o > 2.8v 200 325 mv thermal shutdown temperature t sd+ 145 c t sd- 110 c ac characteristics ripple rejection (note 6) i o = 10ma, vin = 2.8v(min), v o = 1.8v, c byp = 0.1f @ 1khz 90 db @ 10khz 70 db @ 100khz 50 db output noise voltage (note 6) i o = 100a, v o = 1.5v, t a = +25c, c byp = 0.1f bw = 10hz to 100khz 30 v rms
isl9000a 7 fn6391.2 march 26, 2014 submit document feedback device start-up characteristics device enable time t en time from assertion of the enx pin to when the output voltage reaches 95% of the vox(nom) 250 500 s ldo soft-start ramp rate t ssr slope of linear portion of ldo output voltage ramp during start-up 30 60 s/v en1, en2 pin characteristics input low voltage v il -0.3 0.5 v input high voltage v ih 1.4 vin + 0.3 v input leakage current i il , i ih 0.1 a pin capacitance c pin informative 5 pf por1 , por2 pin characteristics por1 , por2 thresholds v por+ as a percentage of nominal output voltage 91 94 97 % v por- 87 90 93 % por1 delay t p1lh 1.0 2.0 3.0 ms t p1hl 25 s por2 delay t p2lh c por = 0.01f 100 200 300 ms t p2hl 25 s por1 , por2 pin output low voltage v ol @ i ol = 1.0ma 0.2 v por1 , por2 pin internal pull-up resistance r por 78 100 180 k notes: 6. limits established by characterization and are not production tested. 7. vox = 0.98*vox(nom); valid for vox greater than 1.85v. 8. parameters with min and/or max limits are 100% tested at +25c , unless otherwise specified. te mperature limits established by characterization and are not production tested. electrical specifications unless otherwise noted, all parameters are guaranteed over the operational supply voltage and temperature range of the device as follows: t a = -40c to +85c; vin = (v o + 0.5v) to 6.5v with a minimum vin of 2.3v; c in = 1f; c o = 1f; c byp = 0.01f; c por = 0.01f. boldface limits apply over the operating temperature range, -40c to +85c. (continued) parameter symbol test conditions min (note 8) typ max (note 8) units v por+ v por+ v por- isl9000a 8 fn6391.2 march 26, 2014 submit document feedback typical performance curves figure 3. output voltage vs input voltage (3.3v outp ut) figure 4. output voltage change vs load current figure 5. output voltage change vs temperature fig ure 6. output voltage vs input voltage (3.3v output) figure 7. output voltage vs input voltage (2.8v output) figure 8. dropout voltage vs load current output voltage, vo (%) input voltage (v) -0.6 -0.2 0.2 0.6 -0.8 3.8 4.2 6.2 5.8 6.6 3.4 4.6 5.0 5.4 -0.4 0.0 0.4 0.8 v o = 3.3v +85c -40c +25c i load = 0ma 0.04 0.06 -0.06 -0.10 100 200 300 400 0 load current - i o (ma) output voltage change (%) -0.02 0.00 0.02 0.08 0.10 -0.04 -0.08 50 150 250 350 v in = 3.8v v o = 3.3v +85c -40c +25c 0.04 0.06 -0.06 -0.10 -10 20 50 110 -40 temperature (c) output voltage change (%) -0.02 0.00 0.02 0.08 0.10 -0.04 -0.08 -25 5 35 80 65 95 125 v in = 3.8v v o = 3.3v i load = 0ma output voltage, v o (v) input voltage (v) 3.0 3.1 3.2 3.3 3.4 2.9 2.8 3.1 3.6 4.1 4.6 5.1 6.1 5.6 i o = 300ma i o = 150ma i o = 0ma v o = 3.3v 6.5 2.5 2.6 2.7 2.8 2.9 2.4 2.3 2.63.13.64.14.65.1 6.1 input voltage (v) output voltage, v o (v) 5.6 i o = 0ma i o = 300ma v o = 2.8v i o = 150ma 6.5 200 250 300 350 150 100 50 0 50 100 150 200 250 300 350 400 0 output load (ma) dropout voltage, v do (mv) v o = 2.8v v o = 3.3v
isl9000a 9 fn6391.2 march 26, 2014 submit document feedback figure 9. dropout voltage vs load current f igure 10. ground current vs input voltage figure 11. ground current vs load figure 12. ground current vs temperature figure 13. power-up/power-down figure 14. power-up/power-down with por signals typical performance curves (continued) 200 250 300 350 150 100 50 0 50 100 150 200 250 300 350 400 0 output load (ma) dropout voltage, v do (mv) v o = 3.3v +85c +25c -40c 30 35 40 45 55 25 4.0 5.0 6.5 input voltage (v) ground current (a) 50 3.0 3.5 4.58 5.5 6.0 i o (both channels) = 0a v o 1 = 3.3v v o 2 = 2.8v -40c +25c +125c 200 160 100 20 0 50 100 150 200 250 400 0 load current (ma) ground current (a) 350 300 v o 1 = 3.3v v in = 3.8v v o 2 = 2.8v 40 60 80 120 140 180 +85c -40c +25c 35 25 -10 20 50 110 -40 temperature (c) ground current (a) 45 50 55 40 30 -25 5 35 80 65 95 125 v in = 3.8v v o = 3.3v i load = 0a both outputs on 2 3 4 5 1 0 1234567 10 time (s) voltage (v) 89 v o 2 v o 1 v in 0 v o 1 = 3.3v v o 2 = 2.8v i l 1 = 300ma i l 2 = 300ma 1.5 2.0 2.5 3.0 1.0 0.5 0.5 1.0 1.5 2.0 2.5 3.0 3.5 5.0 0 time (s) voltage (v) 4.0 4.5 por1 por2 v o 2 0 3.5 v o 1 = 3.3v v o 2 = 2.8v i l 1 = 300ma i l 2 = 300ma cpor = 0.1f v o 1
isl9000a 10 fn6391.2 march 26, 2014 submit document feedback figure 15. turn-on/turn-off response figure 16. line transient response (3.3v output) figure 17. line transient response (2.8v output) figure 18. load transient response figure 19. psrr vs frequency figure 20. spectral noise density vs frequency typical performance curves (continued) 1 3 0 2 0 100 200 300 400 500 600 700 800 0 time (s) v o 1 (v) v en (v) 5 v o 1 = 3.3v v in = 5.0v i l 1 = 300ma c l 1, c l 2 = 1f c byp = 0.01f 900 1000 v o 2 (10mv/div) i l 2 = 300ma v o 2 = 2.8v 400s/div v o = 3.3v i load = 300ma 3.6v 4.3v 10mv/div c load = 1f c byp = 0.01f vin (1v/div), 3.6v to 4.2v line transient vox (10mv/div) 400s/div v o = 2.8v i load = 300ma 3.5v 4.2v 10mv/div c load = 1f c byp = 0.01f vox (10mv/div) vin (1v/div), 3.5v to 4.2v line transient 100s/div v o (25mv/div) 300ma 100a v in = 2.8v v o = 1.8v i load (200ma/div) 0.1 1k 10k 100k 1m frequency (hz) 0 10 20 30 40 50 60 70 80 90 100 psrr (db) v in = 3.6v v o = 1.8v i o = 10ma c byp = 0.1f c load = 1f spectral noise density (nv/ hz ) 1000 100 10 1 0.1 10 100 1k 10k 100k 1m frequency (hz) v in = 3.6v v o = 1.8v i load = 10ma c byp = 0.1f c in = 1f c load = 1f
isl9000a 11 fn6391.2 march 26, 2014 submit document feedback functional description the isl9000a contains two high performance ldo?s. high performance is achieved through a circuit that delivers fast transient response to varying load conditions. in a quiescent condition, the isl9000a adjusts it s biasing to achieve the lowest standby current consumption. the device also integrates current limit protection, smart thermal shutdown protection, staged turn-on and soft-start. smart thermal shutdown protects the device against overheating. staged turn-on and soft-start minimize start-up input current surges without causing excessive device turn-on time. power control the isl9000a has two separate en able pins (en1 and en2) to individually control power to each of the ldo outputs. when both en1 and en2 are low, the device is in shutdown mode. during this condition, all on-chip circui ts are off, and the device draws minimum current, typically less than 0.1a. when one or both of the enable pins are asserted, the device first polls the output of the uvlo detector to ensure that vin voltage is at least about 2.1v. once verified , the device initiates a start-up sequence. during the start-up se quence, trim settings are first read and latched. then, sequentially, the bandgap, reference voltage and current generation circuitry power-up. once the references are stable, a fast-sta rt circuit quickly charges the external reference bypass capacitor (connected to the cbyp pin) to the proper operating voltage. after the bypass capacitor has been charged, the ldos power-up in their specified sequence. soft-start circuitry integrated into each ldo limits the initial ramp-up rate to about 30s/v to minimize cu rrent surge. if en1 is brought high, and en2 goes high before the vo1 output stabilizes, the isl9000a de lays the vo2 turn-on until the vo1 output reaches its target level. if en2 is brought high, and en1 goes high before vo2 starts its output ramp, then vo1 turns on first and, the isl9000a delays the vo2 turn-on until the vo1 output reaches its target level. if en2 is brought high, and en1 goes high after vo2 starts its output ramp, then the isl9000a immediately starts to ramp up the vo1 output. if both en1 and en2 are brought high at the same time, the vo1 output has priority, and is always powered up first. during operation, whenever th e vin voltage drops below about 1.8v, the isl9000a immediately disables both ldo outputs. when vin rises back above 2.1v, the device re-initiates its start-up sequence and ldo operat ion will resume automatically. reference generation the reference generation circuitry includes a trimmed bandgap, a trimmed voltage reference divider, a trimmed current reference generator, and an rc noise filter. the filter includes the external capacitor connected to the cbyp pin. a 0.01f capacitor connected cbyp implements a 100hz lowpass filter, and is recommended for most high performance applications. for the lowest noise application, a 0. 1f or greater cbyp capacitor should be used. this filters the reference noise below the 10hz to 1khz frequency band, which is crucial in many noise-sensitive applications. the bandgap generates a zero temperature coefficient (tc) voltage for the reference divider. the reference divider provides the regulation reference, por detection thresholds, and other voltage references required for current generation and over- temperature detection. the current generator provides the references required for adaptive biasing as well as refe rences for ldo output current limit and thermal shutdown determination. ldo regulation and programmable output divider the ldo regulator is implemented with a high-gain operational amplifier driving a pmos pass transistor. the design of the isl9000a provides a regulator that has low quiescent current, fast transient response, and over all stability across all operating and load current conditions. ldo st ability is guaranteed for a 1f to 10f output capacitor that has a tolerance better than 20% and esr less than 200m . the design is performance-optimized for a 1 f capacitor. unless limited by the application, use of an output capacitor value above 4.7f is not normally needed as ldo performance improvement is minimal. each ldo uses an independently trimmed 1v reference. an internal resistor divider drops the ldo output voltage down to 1v. this is compared to the 1v reference for regulation. the resistor division ratio is programmed in the factory to one of the following output voltages: 1.5v, 1.8v, 1.85v, 2.5v, 2.6v, 2.7v, 2.8v, 2.85v, 2.9v, 3.0v, and 3.3v. power-on reset generation each ldo has a separate power-on reset signal generation circuit which outputs to the respective por pins. the por signal is generated as follows: a por comparator continuously monitors the output of each ldo. the ldo enters a power-good state when the output voltage is above 94% of the expected output voltage for a period exceeding the ldo pgood entry delay time. in the power-good state, the open-drain porx output is in a high-impedance state. an internal 100k pull-up resistor pulls the pin up to the respective ldo output voltage. an external re sistor can be added between the porx output and the ldo output for a faster rise time, however, the porx output should not connect through an external resistor to a supply greater than the associated ldo voltage. the power-good state is exited when the ldo output falls below 90% of the expected output voltage for a period longer than the pgood exit delay time. while powe r-good is false, the isl9000a pulls the respective por pin low. for ldo-1, the pgood entry delay time is fixed at about 2ms while the pgood exit delay is about 25s. for ldo-2, the pgood entry and exit delays are determined by the value of the external capacitor connected to the cpor pin. for a 0.01f capacitor, the entry and exit delays are 200ms an d 25s respectively. larger or smaller capacitor values will yield proportionately longer or shorter delay times. the por exit delay should never be allowed to be less than 10s to ensure sufficient immunity against transient induced false por triggering.
isl9000a 12 intersil products are manufactured, assembled and tested utilizing iso9001 quality systems as noted in the quality certifications found at www.intersil.com/en/suppor t/qualandreliability.html intersil products are sold by description only. intersil corporat ion reserves the right to make changes in circuit design, soft ware and/or specifications at any time without notice. accordingly, the reader is cautioned to verify that data sheets are current before placing orders. information furnished by intersil is believed to be accurate and reliable. however, no responsi bility is assumed by intersil or its subsid iaries for its use; nor for any infringem ents of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of i ntersil or its subsidiaries. for information regarding intersil corporation and its products, see www.intersil.com fn6391.2 march 26, 2014 for additional products, see www.intersil.com/en/products.html submit document feedback overheat detection the bandgap provides a proportion al-to-temperature current that is indicative of the temperature of the silicon. this current is compared with references to determine if the device is in danger of damage due to overheating. when the die temperature reaches about +145c, one or bo th of the ldo?s momentarily shut down until the die cools sufficiently. in the overheat condition, only the ldo sourcing more than 50ma will be shut off. this does not affect the operation of the other ldo. if both ldos source more than 50ma an d an overheat condition occurs, both ldo outputs are disabled. once the die temperature falls back below about +110c, the disabled ldo(s) are re-enabled and soft-start automatically takes place. the isl9000a provides short-circ uit protection by limiting the output current to about 475ma. if short circuited, an output current of 475ma will cause die heating. if the short circuit lasts long enough, the overheat detection circuit will turn off the output. about intersil intersil corporation is a leading provider of innovative power ma nagement and precision analog so lutions. the company's product s address some of the largest markets within the industrial and infrastr ucture, mobile computing and high-end consumer markets. for the most updated datasheet, application notes, related documentatio n and related parts, please see the respective product information page found at www.intersil.com . you may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask . reliability reports are also av ailable from our website at www.intersil.com/support revision history the revision history provided is for inform ational purposes only and is believed to be accurate, but not warranted. please go t o web to make sure you have the latest revision. date revision change march 26, 2014 fn6391.2 added ?evaluation board ordering information? on page 5. updated ja and jc in ?thermal information? on page 6 from 50/10 to 52.8/11 added standard "boldface limits apply" verbiage to co mmon conditions of ?electrical specifications? table. bolded applicable specs. changed note 8 in spec table from ?parts are 100% tested at +25c. temperature limits established by characterization and are not production tested.? to ?p arameters with min and/or ma x limits are 100% tested at +25c, unless otherwise specified. temperature li mits established by characterization and are not production tested.? updated products section on page 12 to new about intersil verbiage. updated ?package outline drawing? on page 13. changes: updated format to new standard removed package outline and included center to center distance between lands on recommended land pattern. removed note 4 "dimension b applies to the metall ized terminal and is measured between 0.18mm and 0.30mm from the terminal tip." - it is not applicab le to this package. renumbered notes accordingly. march 11, 2008 fn6391.1 added ?vo1, vo2 pins? to ?absolute maximum ratings? on page 6. added ?other output voltage options may be available upon request" to page 1. january 7, 2010 fn6391.0 initial release.
isl9000a 13 fn6391.2 march 26, 2014 submit document feedback package outline drawing l10.3x3c 10 lead dual flat package (dfn) rev 3, 10/11 located within the zone indicated. the pin #1 identifier may be unless otherwise specified, tolerance : decimal 0.05 tiebar shown (if present) is a non-functional feature. the configuration of the pin #1 id entifier is optional, but must be dimensions in ( ) for reference only. dimensioning and tolerancing conform to amse y14.5m-1994. 5. either a mold or mark feature. 3. 4. 2. dimensions are in millimeters. 1. notes: bottom view detail "x" side view typical recommended land pattern top view (4x) 0.10 index area pin 1 pin #1 index area c seating plane base plane 0.08 see detail "x" c c 4 5 5 a b 0.10 c 2 6 10 1 0.90 0.20 0.50 2.38 3.00 (10x 0.25) (8x 0.50) 2.38 1.64 (10 x 0.60) 3.00 0.05 0.20 ref 10 x 0.25 10x 0.40 1.64 cb max (4x) 0.10 cb m 6. compliant to jedec mo-229-weed-3 except for e-pad dimensions. 2.80 typ


▲Up To Search▲   

 
Price & Availability of ISL9000AIRMGZ

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X